# Part 4

# CHAPTER 2

Computer
Arithmetic and
Digital Logic



Alan Clements

1

These slides are being provided with permission from the copyright for in-class (CS2208B) use only. The slides must not be reproduced or provided to anyone outside of the class.

All download copies of the slides and/or lecture recordings are for personal use only. Students must destroy these copies within 30 days after receipt of final course evaluations.



Music: "Corporate Success" by Scott Holmes, used under <u>Attribution-NonCommercial License</u>

# **Computer Logic**

- ☐ Computers are constructed from two basic circuit elements *gates* and *flip-flops*, known as *combinational* and *sequential* logic elements.
- □ A *combinational* logic element is a circuit whose output <u>depends only on</u> its <u>current inputs</u>,

whereas

A sequential logic element is a circuit whose output depends on its <u>past history</u> as well as its <u>current inputs</u>.

- □ A sequential element can remember its previous value (memory element).
- □ Sequential elements themselves can be made from simple combinational logic elements.
  - o Hence, we can simply say that *computers can be constructed using just gates*

## **Logic Values**

- ☐ A *logic value* can be either
  - o the *logical 1* (also called the *true* or *high* state)
  - o the *logical 0* (also called the *false* or *low* state)
- □ Each logic state has an *inverse* or a *complement* that is the opposite of its current state.
  - $\circ$  The complement of a *true* or 1 state is a *false* or 0 state
  - $\circ$  The complement of a *false* or 0 state is a *true* or 1 state

### Gates

- ☐ Figure 2.14 shows a black box of a gate with two *input* terminals, *A* and *B*, and a single *output* terminal *C*.
  - This gate takes the two logic
     values at its input terminals and
  - o produces *a logic output value* that *depends only on* 
    - the *states of the inputs* and
    - the *nature* of the logic element.

#### **FIGURE 2.13**

The logic element



- ☐ Examples of gates include
  - o AND, OR, NOT, NAND, NOR, Exclusive OR gates.



7408: quad two input AND gates





7404: hex inverter gates

#### FIGURE 3.17

14-pin ceramic package (all linear dimensions are in inches).

#### The AND Gate

- ☐ The behavior of a gate is described by its *truth table* that <u>defines its</u> output for each of the possible inputs.
- ☐ Table 2.8a provides the truth table for the *two-input* AND gate.
  - o If the two input are *A* and *B*, then the output *C* will be true (i.e., 1) if and only if both inputs *A* and *B* are true (i.e., 1) simultaneously.
- ☐ Table 2.8b gives the truth table for the *three input* AND gate.
  - o If A, B, and C are the inputs, then the output D will be true (i.e., 1) if and only if all inputs are true (i.e., 1) simultaneously.
- ☐ The AND is represented by a "."
  - o the operation A AND B can be written as A.B

| T.    | ABLE 2  | .8 Truth Tak    | ole for the AN | D Gate |   |                         |
|-------|---------|-----------------|----------------|--------|---|-------------------------|
| В     | Α       | $C = A \cdot B$ | С              | В      | Α | $D = A \cdot B \cdot C$ |
| 0     | 0       | 0               | 0              | 0      | 0 | 0                       |
| 0     | 1       | 0               | 0              | 0      | 1 | 0                       |
| 1     | O       | 0               | 0              | 1      | 0 | 0                       |
| 1     | 1       | 1               | 0              | 1      | 1 | 0                       |
| a) Tw | o-input | : AND gate      | 1              | 0      | 0 | 0                       |
| -,    | ps.     | J-1-            | 1              | 0      | 1 | 0                       |
|       |         |                 | 1              | 1      | 0 | 0                       |

(b) Three-input AND gate

### The AND Gate

☐ Figure 2.14 gives the symbols for 2-input and 3-input AND gates

#### **FIGURE 2.14**

The symbol for an AND gate



(a) Two-input AND gate



(b) Three-input AND gate

### The OR Gate

- $\Box$  The output of an  $\bigcirc$ R gate is 1 if at least one of its inputs is 1.
- $\Box$  The only way to make the output of an **OR** gate go to a logical 0 is to set all its inputs to 0.
- ☐ The OR is represented by a "+"
  - o the operation A OR B can be written as A + B

| TAE     | BLE 2.9    | Truth Table for the | OR Gate |   |   |               |
|---------|------------|---------------------|---------|---|---|---------------|
| В       | Α          | C = A + B           | C       | В | Α | D = A + B + C |
| 0       | 0          | 0                   | 0       | 0 | 0 | 0             |
| 0       | 1          | 1                   | 0       | 0 | 1 | 1             |
| 1       | 0          | 1                   | 0       | 1 | 0 | 1             |
| 1       | 1          | 1                   | 0       | 1 | 1 | 1             |
| a) Two- | input OR g | ate                 | 1       | 0 | 0 | 1             |
|         |            |                     | 1       | 0 | 1 | 1             |
|         |            |                     | 1       | 1 | 0 | 1             |
|         |            |                     | 1       | 1 | 1 | 1             |

(b) Three-input OR gate

FIGURE 2.15

The symbol for an OR gate



(a) Two-input OR gate



(b) Three-input OR gate

O © Cengage Learning 20

78

This slide is modified from the original slide by the author A. Clements and used with permission. New content added and copyrighted by © Mahmoud R. El-Sakka.

## The NOT gate or inverter

- ☐ The **NOT** is represented by
  - o an "overbar", e.g., the operation NOT A is written as  $\overline{A}$  or
  - o a superscript c, e.g., the operation **NOT** A is written as A<sup>c</sup> or
  - $\circ$  a tilde mark  $\sim$ , e.g., the operation **NOT** A is written as  $\sim$  A or
  - o a negation mark ¬, e.g., the operation **NOT** A is written as ¬ A or
  - o an exclamation mark!, e.g., the operation NOT A is written as !A
- $\square$  Note that,  $\overline{\overline{A}} = A$

FIGURE 2.16 The symbol and truth table for an inverter



(a) Symbol for inverter

| Α  | Ā | aming  |
|----|---|--------|
| .1 | 0 | age Le |
| 0  | 1 | © Ceng |

(b) Truth table of inverter

This bit is 1 not 0.
The book wrote it incorrectly as 0.

# Comparing AND and OR Gates

**TABLE 2.10** 

Truth Table for AND and OR Gates with Both Constant and Variable Inputs

| AN              | ID                                                         |           | OR                                                         |
|-----------------|------------------------------------------------------------|-----------|------------------------------------------------------------|
| Constant        | Variable                                                   | Constant  | Variable                                                   |
| $0 \cdot 0 = 0$ | $\mathbf{A} \cdot 0 = 0$                                   | 0 + 0 = 0 | $\mathbf{A} + 0 = \mathbf{A} $                             |
| $0 \cdot 1 = 0$ | $A \cdot 1 = A$                                            | 0 + 1 = 1 | A + 1 = 1                                                  |
| $1 \cdot 0 = 0$ | $\mathbf{A} \cdot \mathbf{\overline{A}} = 0$               | 1 + 0 = 1 | $A + 0 = A$ $A + 1 = 1$ $A + \overline{A} = 1$ $A + A = A$ |
| $1 \cdot 1 = 1$ | $\underbrace{\mathbf{A} \cdot \mathbf{A} = \mathbf{A}}_{}$ | 1 + 1 = 1 | A + A = A                                                  |

## Derived Gates NOR, NAND, Exclusive OR

- □ NOR, NAND and XOR are gates that can be derived from basic gates.
  - o a **NOR** gate is an **OR** followed by an **inverter**.
  - o A NAND gate is an AND followed by and inverter and
  - o An XOR gate is an OR gate whose output is true <u>only if an odd number</u> of its input is true.

This is B not C

TABLE 2.11 Truth Table for the NOR Gate, NAND Gate, and Exclusive OR Gates

| 1 | 1  | 0                      | 1     | 1 | 0                          | _ | 1 | 1 | 0                | © Cenç           |
|---|----|------------------------|-------|---|----------------------------|---|---|---|------------------|------------------|
| 1 | 0  | 0                      | 1     | 0 | 1                          |   | 1 | 0 | 1                | age L            |
| 0 | 1  | 0                      | 0     | 1 | 1                          |   | 0 | 1 | 1                | Cengage Learning |
| 0 | 0  | 1                      | 0     | 0 | 1                          |   | 0 | 0 | 0                | g 2014           |
|   | B. | $C = \overline{A + B}$ | <br>Α | В | $C = \overline{A \cdot B}$ |   | Α | В | $C = A \oplus B$ |                  |
|   |    |                        |       |   |                            |   |   |   |                  |                  |

(a) The NOR gate

(b) The NAND gate

(c) The XOR gate

☐ These gates (NOR, NAND, and XOR) are used extensively in digital circuits and have their own symbols.

There is no bubble here.
The book added it incorrectly.





(a) NOR gate



(b) NAND gate



(c) Exclusive OR gate

#### **Exclusive OR**

- ☐ The Exclusive OR function is written as XOR or EOR.
- $\square$  The **Exclusive OR** is represented by  $\mathscr{O}$  (e.g.,  $C = A \mathscr{O} B$ ).
- $\square$  A two-input XOR gate can be constructed by *two* inverters, *two* AND gates and *one* OR gate, as shown in Figure 2.20.

$$(F = A \oplus B = A \cdot \overline{B} + \overline{A} \cdot B)$$



#### **Exclusive OR Gates**

| A | В | $C = A \oplus B$ |
|---|---|------------------|
| 0 | 0 | 0                |
| 0 | 1 | 1                |
| 1 | 0 | 1                |
| 1 | 1 | 0                |

(c) The XOR gate

#### **FIGURE 2.20**

Constructing an XOR circuit from AND, OR, and NOT gates



## Three Input Exclusive OR

- A three-input **XOR** gate can be constructed with *two* **XOR** gates, each with two-inputs  $\overline{\overline{C} = \overline{(A \cdot \overline{B} + \overline{A} \cdot B)}}$
- $\Box$   $C = A \oplus B = A \cdot \overline{B} + \overline{A} \cdot B$

$$\Box A \oplus B \oplus X = C \oplus X = C \cdot \overline{X} + \overline{C} \cdot X$$

$$= (A \cdot \overline{B} + \overline{A} \cdot B) \cdot \overline{X} + (\overline{A} \cdot \overline{B} + A \cdot B) \cdot X$$

$$= A \cdot \overline{B} \cdot \overline{X} + \overline{A} \cdot B \cdot \overline{X} + \overline{A} \cdot \overline{B} \cdot X + A \cdot B \cdot X$$





| $A \oplus$           | В                | $\oplus$ | X  |
|----------------------|------------------|----------|----|
| <i>/</i> \ \ \ \ \ \ | $\boldsymbol{L}$ | $\odot$  | /\ |

| Α | В | X | $A \oplus B \oplus X$ |
|---|---|---|-----------------------|
| 0 | 0 | 0 | 0                     |
| 0 | 0 | 1 | 1                     |
| 0 | 1 | 0 | 1                     |
| 0 | 1 | 1 | 0                     |
| 1 | 0 | 0 | 1                     |
| 1 | 0 | 1 | 0                     |
| 1 | 1 | 0 | 0                     |
| 1 | 1 | 1 | 1                     |

 $= \overline{A} \cdot \overline{B} + A \cdot B$ 



83

 $C = A \oplus B$ 

### **Inversion Bubbles**

- □ By **convention**, the triangle in inverters are often omitted from circuit diagrams and the *bubble notation is used*.
- $\square$  A small bubble is placed at a gate's input to indicate inversion.
- ☐ In the circuit below, the *two* AND gates form the product of (NOT A) AND B and A AND (NOT B), i.e.,  $\overline{A} \cdot B + A \cdot \overline{B}$
- ☐ This circuit implements **XOR**



Exclusive OR Gates

This <u>intersection</u> means not connected lines



This slide is modified from the original slide by the author A. Clements and used with permission. New content added and copyrighted by © Mahmoud R. El-Sakka.

The product of sums truth table is identified by its 0's as output

# Example of a Digital Circuit

- ☐ This is called a *product of sums* circuit.
- ☐ The output is the AND of OR terms







When any term of the above function equals 0 the value of the entire function will be 🛭

# Boolean Algebra Follows Normal Algebraic Laws

$$\square X + Y = Y + X$$

(Commutative law)

$$\square X \cdot Y = Y \cdot X$$

(Commutative law)

$$\square X + (Y + Z) = (X + Y) + Z$$

(Associative law)

$$\square$$
 X . (Y . Z) = (X . Y) . Z

(Associative law)

$$\square X + Y \cdot Z = (X + Y) \cdot (X + Z)$$

(Distributive law)

$$\square X \cdot (Y + Z) = X \cdot Y + X \cdot Z$$

(Distributive law)

$$\square \ \overline{X+Y} = \ \overline{X} \cdot \overline{Y}$$

(De Morgan's law)

$$\square \ \overline{X.Y} = \ \overline{X} + \overline{Y}$$

(De Morgan's law)

$$\square X + \overline{X}.Y = X + Y$$

## More Example of a Digital Circuit

- ☐ Figure 2.21 describes a circuit with
  - o four gates, labeled G1, G2, G3 and G4.
  - o three inputs A, B, and X, and
  - o an output C.
  - o It also has three intermediate logical values labeled P, Q, and R.
- ☐ We can treat a gate as a processor that operates on its inputs according to its logical function;
  - $\circ$  For example, the inputs to gate **G3** are P and X, and its output is P · X.
  - o Because P = A + B, the output of **G3** is  $(A + B) \cdot X$ .
  - Similarly the output of gate **G4** is R + Q,
  - o Because  $R = (A + B) \cdot X$  and  $Q = A \cdot B$ , the output of gate G4 is  $(A + B) \cdot X + A \cdot B$ .

#### **FIGURE 2.21**

A circuit with four gates



## More Example of a Digital Circuit

- ☐ Table 2.12 gives the truth table for Figure 2.21.
- Note that the output corresponds to the carry out of a 3-bit adder.

#### TABLE 2.12 Truth Table for Figure 2.21

|   | Inputs |   | Intermediate Values |                 |                       | Output    |
|---|--------|---|---------------------|-----------------|-----------------------|-----------|
| Χ | Α      | В | P = A + B           | $Q = A \cdot B$ | $R = (A + B) \cdot X$ | C = Q + R |
| 0 | 0      | 0 | 0                   | 0               | 0                     | 0         |
| 0 | 0      | 1 | 1                   | 0               | 0                     | 0         |
| 0 | 1      | 0 | 1                   | 0               | 0                     | 0         |
| 0 | 1      | 1 | 1                   | 1               | 0                     | 1         |
| 1 | 0      | 0 | 0                   | 0               | 0                     | 0         |
| 1 | 0      | 1 | 1                   | 0               | 1                     | 1         |
| 1 | 1      | 0 | 1                   | 0               | 1                     | 1         |
| 1 | 1      | 1 | 1                   | 1               | 1                     | 1         |

FIGURE 2.21 A circuit with four gates



### The Half-Adder and Full-Adder

- Table 2.13 gives the truth table of a *half-adder* that adds bit A to bit B to get a sum and a carry

  A single-bit full-adder is a logical circuit that performs an addition operation on three one-bit binary digits
- ☐ Figure 2.22 shows the possible structure of a two-bit adder.
  - o The carry bit is generated by **AND**ing the two inputs.



The two-bit adder (the half adder)



### Full-Adder Circuit

- ☐ Figure 2.3 gives the possible circuit of a *one-bit full-adder*.
  - o Consists of two half-adder and a one OR gate

Sum = 
$$(A \oplus B) \oplus C_{in}$$
  
=  $(A \cdot \overline{B} + \overline{A} \cdot B) \cdot \overline{C_{in}} + \overline{(A \cdot \overline{B} + \overline{A} \cdot B)} \cdot C_{in}$ 

$$C_{\text{out}} = A \cdot B + (A \oplus B) \cdot C_{in}$$

| A | В | $ m C_{in}$ | Sum | $\mathbf{C}_{\mathbf{out}}$ |
|---|---|-------------|-----|-----------------------------|
| 0 | 0 | 0           | 0   | 0                           |
| 0 | 0 | 1           | 1   | 0                           |
| 0 | 1 | 0           | 1   | 0                           |
| 0 | 1 | 1           | 0   | 1                           |
| 1 | 0 | 0           | 1   | 0                           |
| 1 | 0 | 1           | 0   | 1                           |
| 1 | 1 | 0           | 0   | 1                           |
| 1 | 1 | 1           | 1   | 1                           |

FIGURE 2.23

The full adder



This slide is modified from the original slide by the author A. Clements and used with permission. New content added and copyrighted by © Mahmoud R. El-Sakka.

### Full-Adder Circuit

☐ Figure 2.3 gives an alternative circuit of a *one-bit full-adder*.

Sum = 
$$(A \oplus B) \oplus C_{in}$$
  
=  $(A \cdot \overline{B} + \overline{A} \cdot B) \cdot \overline{C_{in}} + \overline{(A \cdot \overline{B} + \overline{A} \cdot B)} \cdot C_{in}$ 

$$C_{\text{out}} = C_{in} \cdot A + A \cdot B + C_{in} \cdot B$$

| A | В | $ m C_{in}$ | Sum | $\mathbf{C}_{\mathbf{out}}$ |
|---|---|-------------|-----|-----------------------------|
| 0 | 0 | 0           | 0   | 0                           |
| 0 | 0 | 1           | 1   | 0                           |
| 0 | 1 | 0           | 1   | 0                           |
| 0 | 1 | 1           | 0   | 1                           |
| 1 | 0 | 0           | 1   | 0                           |
| 1 | 0 | 1           | 0   | 1                           |
| 1 | 1 | 0           | 0   | 1                           |
| 1 | 1 | 1           | 1   | 1                           |

**FIGURE 2.24** 

Alternative full adder circuit



### Full-Adder Circuit

Sum = 
$$(A \oplus B) \oplus C$$
  
=  $(A \cdot \overline{B} + \overline{A} \cdot B) \cdot \overline{C} + (\overline{A} \cdot \overline{B} + \overline{A} \cdot B) \cdot C$   
Using De Morgan's law:  $\overline{X + Y} = \overline{X} \cdot \overline{Y}$   
=  $(A \cdot \overline{B} + \overline{A} \cdot B) \cdot \overline{C} + (\overline{A} \cdot \overline{B}) \cdot (\overline{A} \cdot B) \cdot C$   
Using De Morgan's law:  $\overline{X \cdot Y} = \overline{X} + \overline{Y}$   
=  $(A \cdot \overline{B} + \overline{A} \cdot B) \cdot \overline{C} + (\overline{A} + \overline{B}) \cdot (\overline{A} + \overline{B}) \cdot C$   
Using property  $\overline{A} = A$   
=  $(A \cdot \overline{B} + \overline{A} \cdot B) \cdot \overline{C} + (\overline{A} + B) \cdot (A + \overline{B}) \cdot C$   
Using Distributive law:  $X \cdot (Y + Z) = X \cdot Y + X \cdot Z$   
=  $(A \cdot \overline{B} + \overline{A} \cdot B) \cdot \overline{C} + (\overline{A} + B) \cdot A + (\overline{A} + B) \cdot \overline{B} \cdot C$   
Using Commutative law:  $X \cdot (Y + Z) = X \cdot Y + X \cdot Z$   
=  $\overline{C} \cdot (A \cdot \overline{B} + \overline{A} \cdot B) + (A \cdot \overline{A} + A \cdot B) + (\overline{B} \cdot \overline{A} + \overline{B} \cdot B) \cdot C$   
Using Distributive law:  $X \cdot (Y + Z) = X \cdot Y + X \cdot Z$   
=  $(\overline{C} \cdot A \cdot \overline{B} + \overline{C} \cdot \overline{A} \cdot B) + ((O + A \cdot B) + (\overline{B} \cdot \overline{A} + O)) \cdot C$   
Using inversion property:  $X + O = X$   
=  $(\overline{C} \cdot A \cdot \overline{B} + \overline{C} \cdot \overline{A} \cdot B) + (A \cdot B + \overline{B} \cdot \overline{A}) \cdot C$   
Using Commutative law:  $X \cdot (Y + Z) = X \cdot Y + X \cdot Z$   
=  $(\overline{C} \cdot A \cdot \overline{B} + \overline{C} \cdot \overline{A} \cdot B) + C \cdot (A \cdot B + \overline{B} \cdot \overline{A})$   
Using Distributive law:  $X \cdot (Y + Z) = X \cdot Y + X \cdot Z$   
=  $\overline{C} \cdot A \cdot \overline{B} + \overline{C} \cdot \overline{A} \cdot B + C \cdot A \cdot B + C \cdot \overline{B} \cdot \overline{A}$   
Using Commutative law:  $X \cdot (Y + Z) = X \cdot Y + X \cdot Z$   
=  $\overline{C} \cdot A \cdot \overline{B} + \overline{C} \cdot \overline{A} \cdot B + C \cdot A \cdot B + C \cdot \overline{B} \cdot \overline{A}$   
Using Commutative law:  $X \cdot (Y + Z) = X \cdot Y + X \cdot Z$   
=  $\overline{C} \cdot A \cdot \overline{B} + \overline{C} \cdot \overline{A} \cdot B + C \cdot A \cdot B + C \cdot \overline{B} \cdot \overline{A}$   
Using Commutative law:  $X \cdot (Y + Z) = X \cdot Y + X \cdot Z$   
=  $\overline{C} \cdot A \cdot \overline{B} + \overline{C} \cdot \overline{A} \cdot B + \overline{C} \cdot A \cdot B + \overline{C} \cdot \overline{A} \cdot B + \overline{C} \cdot \overline{A} \cdot B + \overline{C} \cdot \overline{A} \cdot \overline{B} \cdot C + \overline{A} \cdot \overline{B} \cdot C$ 

| A | В | C | Sum |
|---|---|---|-----|
| 0 | 0 | 0 | 0   |
| 0 | 0 | 1 | 1   |
| 0 | 1 | 0 | 1   |
| 0 | 1 | 1 | 0   |
| 1 | 0 | 0 | 1   |
| 1 | 0 | 1 | 0   |
| 1 | 1 | 0 | 0   |
| 1 | 1 | 1 | 1   |

 $\mathbf{C}_{\mathbf{out}}$ 



### Full-Adder Circuit

$$C_{out} = (A + B) \cdot C + A \cdot B$$
  
 $C_{out} = C \cdot A + A \cdot B + C \cdot B$ 

From Figure 2.21 From Figure 2.24

$$C_{\text{out}} = A.B + (A \oplus B).C$$

From Figure 2.23

 $C_{\text{out}} = A.B + \overline{(A.B + \overline{A.B}).C}$ Using Distributive law

$$C_{\text{out}} = A.B + A.\overline{B}.C + \overline{A}.B.C$$

Using Distributive law

$$C_{\text{out}} = A \cdot (B + \overline{B} \cdot C) + \overline{A} \cdot B \cdot C$$

Using 
$$X + \overline{X} = X + Y$$

$$C_{\text{out}} = A \cdot (B + C) + \overline{A} \cdot B \cdot C$$

Using Distributive law

$$C_{\text{out}} = A.B + A.C + \overline{A}.B.C$$

Using Distributive law

$$C_{\text{out}} = A.B + (A + \overline{A}.B).C$$

Using 
$$X + \bar{X} \cdot Y = X + Y$$

$$C_{out} = A.B + (A+B).C$$

Using Distributive law

$$C_{\text{out}} = A.B + A.C + B.C$$

Using Commutative law

$$C_{out} = C \cdot A + A \cdot B + C \cdot B$$

Using Commutative law:

$$C_{out} = A \cdot C + B \cdot C + A \cdot B$$

Using Distributive law

$$C_{out} = (A + B) \cdot C + A \cdot B$$

1 1 1 0 0 1 1 0 1 1 1 1

0

 $\mathbf{B}$ 

0

0

0

As in Figure 2.24

As in Figure 2.21

#### Full-Adder

- $\square$  We need m full-adder circuits to add two m-bit words in parallel as Figure 2.25 demonstrates.
- The  $m_i$  full-adder adds bit  $a_i$  to bit  $b_i$ , together with a carry-in from the stage on its right, to produce a  $sum_i$  and a carry-out to the stage on its left.



This slide is modified from the original slide by the author A. Clements and used with permission. New content added and copyrighted by © Mahmoud R. El-Sakka.

### Full-Adder

- ☐ This circuit is called a parallel-adder because all the bits of the two words to be added are presented to it at the same time.
- The circuit is <u>not truly</u> parallel because bit  $s_i$  cannot be correctly produced until the  $carry-in_i$  bit has been calculated by the <u>previous</u> stage.
- ☐ This is a *ripple through* adder because addition is not complete until the carry bit has *rippled* through the circuit.
- ☐ *True parallel-adders* use high-speed *look-ahead carry* circuits to produce all carry bits at once, hence speeding up the addition operation.



This slide is modified from the original slide by the author A. Clements and used with permission. New content added and copyrighted by © Mahmoud R. El-Sakka.

## Programmable Inverter

| a | X | a ⊕ X |
|---|---|-------|
| 0 | 0 | 0     |
| 0 | 1 | 1     |
| 1 | 0 | 1     |
| 1 | 1 | 0     |



### Full-Adder/Subtractor



0 - 120 0000

Computer Organization and Architecture: Themes and Variations, 1st Edition

Clements

#### The Decoder

- ☐ Figure 2.29 has *three* inputs A, B, and C, and *eight* outputs Y0 to Y7.
- ☐ The *three* inverters generate the complements of the inputs A, B, and C.
- □ Each of the *eight AND* gates is connected to *three* of the six lines .
  - o each of the *three* variables appear in either its true or complemented form.

**FIGURE 2.28** 

Application of a decoder

Instruction register Op-code Decoded instruction Y<sub>0</sub> Add Y₁ Subtract Y₂ Load → Y<sub>3</sub> Store Y₄ Branch on zero → Y<sub>5</sub> Branch on not zero Y<sub>6</sub> Branch unconditionally 

§  $\rightarrow Y_7$  Stop

A decoder is combinational logic circuit that converts binary information from the n-bits coded input to a maximum of 2<sup>n</sup> unique outputs.

Clements

#### The Decoder

TABLE 2.15 The Decoder

Inputs Outputs В C Yo Y 1 Y2 Ys Y Y, 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0

FIGURE 2.28 Application of a decoder

Instruction register

Op-code

С В Decoded instruction Y<sub>0</sub> Add Y₁ Subtract Y₂ Load → Y<sub>3</sub> Store Y₄ Branch on zero → Y<sub>5</sub> Branch on not zero Y<sub>6</sub> Branch unconditionally 
√
5 Y<sub>7</sub> Stop

A **decoder** is combinational logic circuit that converts binary information from the n-bits coded input to a maximum of 2<sup>n</sup> unique outputs.

100

This slide is modified from the original slide by the author A. Clements and used with permission. New content added and copyrighted by @ Mahmoud R. El-Sakka.

## The Multiplexer

- $\Box$  When C = 0, the output is A
- $\Box$  When C = 1, the output is B
- □ C works as a selector to select either A or B to go
- Alternative representation of the two-input multiplexer

binary input lines and n select

lines, where the n select lines are

used to forward one of the input

values to the output line.



Truth table





### The Multiplexer

- $\Box$  When C = 0, the output is A
- $\Box$  When C = 1, the output is B
- □ C works as a selector to select either A or B to go



#### **FIGURE 2.29**

The two-input multiplexer and its truth table



A multiplexer is combinational logic circuit that has up to 2<sup>n</sup> binary input lines and n select lines, where the n select lines are used to forward one of the input values to the output line.

#### Truth table

| Tracti table |   |   |   |   |   |   |                         |  |  |
|--------------|---|---|---|---|---|---|-------------------------|--|--|
| C            | Α | В | P | Q | R | S |                         |  |  |
| 0            | 0 | 0 | 1 | 1 | 1 | 0 |                         |  |  |
| 0            | 0 | 1 | 1 | 1 | 1 | 0 |                         |  |  |
| 0            | 1 | 0 | 1 | 0 | 1 | 1 |                         |  |  |
| 0            | 1 | 1 | 1 | 0 | 1 | 1 | 4                       |  |  |
| 1            | 0 | 0 | 0 | 1 | 1 | 0 | 19 201                  |  |  |
| 1            | 0 | 1 | 0 | 1 | 0 | 1 | earnir                  |  |  |
| 1            | 1 | 0 | 0 | 1 | 1 | 0 | age                     |  |  |
| 1            | 1 | 1 | 0 | 1 | 0 | 1 | © Cengage Learning 2014 |  |  |
|              |   |   |   |   |   |   |                         |  |  |

### The Multiplexer



A *multiplexer* is combinational logic circuit that has up to 2<sup>n</sup> binary input lines and n select lines, where the n select lines are used to forward one of the input values to the output line.

#### One Bit of an ALU

- ☐ This diagram describes one-bit of a primitive ALU that can perform five operations on bits A and B (XOR, AND, OR, NOT A and NOT B).
- ☐ The function to be performed is determined by the *three-bit control* signal F2,F1,F0.
- ☐ The five functions are generated by the five gates on the left.
- ☐ On the right, five AND gates are used to gate the selected function to an OR gate to produce the output.



This slide is modified from the original slide by the author A. Clements and used with permission. New content added and copyrighted by © Mahmoud R. El-Sakka.